Sr Analog Circuit Design Engineer (High-Speed I/O)ID:59652

10,000 MYR ~ 22,000 MYRBayan Lepasabout 9 hours ago

Overview

  • Salary

    10,000 MYR ~ 22,000 MYR

  • Industry

    Software/Information Processing, IT/Telecommunications, Manufacturing(Computer/Telecommunication), Manufacturing(Electronics/Semiconductors)

  • Job Description

    We are seeking a Circuit/Analog Design Engineer to develop high-performance analog/mixed-signal IPs from architecture through tapeout and silicon bring-up. The candidate should have specialized expertise in High-Speed I/O as described below. Seniority level to be determined by experience.

    Key Responsibilities
    • Design TX/RX, analog front-end, serializers/deserializers, high-speed level shifters, predrivers/drivers, and termination/impedance calibration blocks.
    • Equalization: Feed-Forward Equalization (FFE), DFE, CTLE and related adaptation/control loops.
    • Clocking support for links (e.g., CDR interactions, low-jitter clock generation/distribution as needed by PHY).
    • SI analysis and creation/validation of IBIS/IBIS-AMI models; channel characterization (insertion loss, return loss, crosstalk) and eye diagram margin assessment.
    • Own end-to-end block/IP delivery: architecture studies, specification, transistor-level design, simulation, post-layout sign-off, and silicon bring-up/characterization.
    • Build verification test benches; validate performance across PVT corners, mismatch/Monte Carlo (as applicable), and post-extraction parasitics.
    • Work closely with layout/mask designers: floorplanning guidance, layout reviews, and ensuring LVS/DRC clean implementation and parasitic awareness.
    • Support interface integration and sign-off: PPA optimization, reliability checks (e.g., EM/IR, aging/overstress), and timing closure collaboration.
    • Support IP integration on to Testchip as well as post-silicon evaluation including correlation with simulation and root-cause analysis for first-silicon bring-up.

Qualifications

  • Requirement

    • BS/MS in Electrical/Electronics Engineering (or related).
    • Typically 5-10+ years of relevant experience in analog/mixed-signal IC design.
    • Strong fundamentals in CMOS device operation, analog design, feedback/stability, noise/jitter, and deep-submicron effects.
    • Proficiency with industry-standard tools (typical): Cadence Virtuoso, Spectre/ADE or HSPICE; plus modeling/scripting (e.g., Verilog-A/SystemVerilog, Python) as needed by the domain.
    • Ability to communicate clearly, document design decisions, and drive results in a cross-functional environment.

    Preferred / Nice-to-Have Experience
    • Experience with any high-speed interface protocols is a plus (e.g., DDR/LPDDR, HBM, UCIe, MIPI, LVDS).

  • English Level

    -

  • Other Language

    English

Additional Information